# Novel architecture of multiplier for Accuracy-scalable approximate computing #### P.Soundarya1, A.V.L. Narayana Rao 2 Abstract—Many error-tolerant applications rely on multiplication as a fundamental function. Approximate multiplication is regarded as an efficient method for balancing performance and accuracy against energy consumption. As a result, this research presents a low-power and compact multiplier for accurate, scalable approximate computation. A carry-maskable adder and an approximate tree compressor (ATC) make up the proposed approximate multiplier (CMA). By adopting a simple circuit topology and a simple carry-masking technique, ATC compresses partial products while the CMA provides precision scaling. This approximate multiplier reduces both power consumption and circuit area when compared to the Wallace tree multiplier, according to the experimental designs. **Keywords**—scalability, accuracy scalability, and approximation computation. #### INTRODUCTION Applications like the ones described above all rely on multiplication as a fundamental process. In this case, a reduction in the cost of multiplication is beneficial. A rough multiplier is the subject of this study. Many approximate multipliers have been proposed[1,2, 3, 4, 5], but most of the preceding works lack precision scalability[2,3]. This limits the range of possible applications. For the following two reasons, dynamic configurability is essential. Power efficiency is a need for many modern applications. Among other things, these applications are battery-powered and/or incorporated in the devices. Internet of Things (IoT) gadgets are a good example of this. Image processing, sensing, recognition, and machine learning are examples of applications that are inherently error tolerant. In cases where exact findings aren't necessary, results that are almost as accurate will do. To fulfill the goal for low power usage, approximation computing [1] is a viable technology. Accuracy can be exchanged for power in this manner. To begin, the accuracy requirements of various apps vary, just as the functionality of various programs inside an application varies. 1PGStudent,Dept.ofECE(VLSI&ES), SSNEngineeringCollege,Ongole,AP,India. 2AssociateProfessor,Dept.of ECE,SSNEngineeringCollege,Ongole,AP,India If the accuracy of multiplication is fixed, power will be squandered when high accuracy isn't needed. The second consideration is relevant to iterative applications.approaches, the level of precision required changes over time[6, 7]. However, while some multipliers can be configured either statically [4] or dynamically [5], modern mobile devices such as IoT devices require smaller and lower-power multipliers even if precision is reduced. This study examines the accuracy of a low-power, small-area multiplier. What follows is a breakdown of the rest of the document: Next, we'll take a look at some of the earlier work. The proposed multiplier is then described. Finally, the conclusions are reached following the presentation of the experimental assessment data. scalableapproximatecomputing. #### I. LILERATUREWORK An approximation of 4-2 compressors is used in Yang et almultiplier .'s [2]. In this paper, we refer to this multiplier as YHL15. YHL15 had a high level of accuracy because the study's goal was to meet the requirement of a low mistake rate. This research aims to demonstrate a low-power and small-area multiplier for use in applications with strict power and device volume requirements. The ATC suggested by Yang et al. [3] was utilized to create the ATCM, an approximation of a multiplier. When using ATCM's four-compressor design, both power and accuracy are perfectly balanced. Power and latency are both reduced by this multiplier, but accuracy is sacrificed. For both power and area reduction, the multiplier described in this research uses the ATC's multiplier principle. BothYHL15andATCMlackaccuracyscalability. These two multipliers, however, can be scaled up or down. An approximate adder and an error reduction circuit are used in Liu et almultiplier .'s [4] to reduce partial product and provide an error recovery vector. In this paper, we refer to this multiplier as LHL14. It is possible to change the accuracy of LHL14's recovery vector by adjusting its bit width. On the other hand, the multiplier proposed in this article has a far higher degree of precision. You can customize this paper as needed. The CMA was proposed by Yang et al. [5] and was utilized to achieve the accuracy scalability in their multiplier by using the CMA. In this paper, we refer to this multiplier as YUS18. YUS18's dynamic configuration differs from LHL14's static configuration. Comparable to LHL14, it accomplishes a power accuracy tradeoff. Although this article uses the concept of CMA for scalability purposes, the bit positions where CMA is applied have been carefully calibrated. Fig.1.Multiplicationflow. #### II. EXISTINGMULTIPLIERS A lower-power and smaller-area multiplier was created by modifying prior studies[3,5]. Using an approximation treecompressor (ATC)[3] to reduce the power and area of the multiplier at the cost of accuracy was frequently employed. Additionally, a CMA[5] was carefully adjusted to avoid major accuracy losses. In spite of the small size of this investigation, significant power savings were achieved. According to the most exact design, the proposed multiplier's power consumption was lowered by 68% and 41%, respectively, when compared to the Wallace tree and previously investigated multiplier[5]. To make matters worse, the suggested multiplier's surface area is 61.9% and 31.4% smaller than that of the other two multipliers combined Fig2.existingapproximatemultiplierdesign[5] ## III. THE PROPOSED APPROXIMATEMULTIPLIER Compressor-based multiplication is broken down into three parts. After generating the partial products, the partial products are reduced, and the total of reduced partial products is formed via a carrypropagationadder process (CPA). The second and third steps of the proposed multiplier deal with approximation and configuration. Figure 1 depicts these procedures, which are further explained in the next sections. A. ATCIt is shown in Figure 1 that a suggested 8-bit approximation multiplier contains 88 partial products. First, a 1-bit multiplicand is multiplied by a 1-bit multiplier on the same bitposition, and a 1-bit partial product is generated. The ATC[3] is used in the second phase to minimize the number of partial products by compressing the height of the partial product array. [3] ATCs are made up of unfinished adder cells. iCACisshowninFig.2. There is a half-adder in which the sums and the car ry co of two inputs, A and B, are expressed as a + b, where the sums and the car-ry co are expressed as c,s Concatenation and addition are represented by the symbols,, and the plus sign (+). A+bisevidentfromthetruthtablewherepandqaret heoutputsofiCAC. As a result, c,s = p + q and the iCAC can produce an exact sum. #### Consideran n-bitadditionofS=A+BwhereS= $\{si \mid i=n-1,...0\}$ , A= $\{ai \mid i=n-1,...,0\}$ andB= $\{bi \mid i=n-1,...,0\}$ . Thecarry- outfrom the most significant bit is ignored. Thus, n $\label{eq:continuous} i CAC sgenerate Pand Q from A and B, where P=\{pi \mid i=n-1,...,0\} \qquad and Q=\{qi \mid i=n-1,...,0\}. The truth table explains that the "1" sare collected from$ AandBintoPandthatPisalwaysgreaterthanS.Henc e,itcanbeseenthatPisanapproximatesumofAand B.Ontheotherhand,Qworksasanerrorrecoveryve ctortogeneratethepreciseSfromP,becauseitisob viousthat S=P+Q. | а | b | q | р | |---|---|---|---| | 0 | 0 | 0 | 0 | | 0 | 1 | 0 | 1 | | 1 | 0 | 0 | 1 | | 1 | 1 | 1 | 1 | Fig.3.iCAC [3]. Fig. 1 depicts an example of this. A black circle denotes a partially completed object. The second stage includes three compression rounds. Seven iCACs operate eight x eight partial products in four groups of two rows each, resulting in four P and Q pairs. Individuals with the initials of their last names are recognized as such (P4, Q4). p and q are depicted as squares and diamonds in the picture. (P1, P2) to (P6, Q6), iCACs are utilized to operate every other row in the second round to construct P and Q pairs (P5, Q5) and (P6, Q6) respectively (P3, P4). P5 and P6 combine in the third round to generate P7 and Q7. Our latest acquisition is an estimate of an intermediate product designated P7. There are a total of seven recovery vectors to consider (Q1 through 7). V is a single vector that combines all of the individual vectors seen in Fig. Assume 1 is V. When P7 and V are added together in the third phase, the precision of the approximation multiplier is calculated. In other words, the accuracy depends on the condensing method used for the recovery vectors. For example, combining the vectors will give you an accurate result. Remember that the purpose of this research is to develop a low-power and smallarea approximation multiplier. Condensing and generating the accuracy compensation vector from the error recovery vectors should be done with the simplest circuit possible. The OR gate is chosen as the circuit because it prevents a lot of mistake accumulation. expected. According to the truth table in Figure 3, "0" favors Q whereas "1" favors P. Thus,Qn(n=1, A sparse vector like...,6 can be ORed together without causing any significant errors. At the most significant bits are omittedfromV because they aren't critical to the accuracy of the calculation. A. CMA CMA [5] configures the output product's precision in the third step. Figure 4 depicts a single bitCMA. When m a s k = 1, the traditional full ladder is used. Other than that, itscarryoutis hidden in order to prevent it from spreading, and its sum operates as follows: s=aORb. The presumption is that CIN is also masked and equivalent to a 0 Because the most significant bits are so crucial to accuracy, the traditional CPA is used to sum them all together. A 4-bit CPA is used in this design. The CMA is used to configure precision in the remaining bit locations. This is the case in his The design, a7-bitCMA, was chosen. The carry propagation is controlled by varying the width of the mask, and as a result, the In this case, if the mask width is 4 bits, that is, $-m^{-}a^{-}s^{-}k^{-}=\{1,1,1,0,0,0,0\}$ , theupper3bitsoftheCMAwor This is the exact CPA. An approximate product is then formed at this point. The output is shown in Fig. 1 as white circles. #### Fig.4.CMA [5]. #### IV. SIMULATIONRESULTS The proposed XILINX-ISE14 design is shown in the following RTL block diagram. There are two inputs [7:0] and one output [15:0] in the block diagram of the proposed Fig5.1RTLblockofproposedCMA Fig5.2 RTLblockofproposed CPA BelowfigureshowstheRTLblockdiagramofpropos edmultiplier Fig5.3 RTLblockofproposed multiplier Fig5.Using Xilinx ise 14, the proposed multiplier's internal RTL schematic is shown in Figure 4. Which is nothing more than the internal connections between the various blocks. 5.4RTLschematicofproposedmultiplier The device usage summary is provided above, which provides the information about the number of devices used from the total number of devices accessible, as well as the percentage of those devices used. As a result of the synthesis process, the utilization of the device in the employed device and packaging is displayed below. | | | | CMA Proje | ct Status | | | | | | |--------------------------------------------------------------|----------|---------------------------|---------------------------|-----------------------|--------|------|---------------------|-------------|-----| | Project File: | multiple | multipler.xise | | Parser Errors: | | | | No Errors | | | Module Name: | CMA | CMA | | Implementation State: | | | | Synthesized | | | Target Device: | xc3s500 | xc3s500e-5fg320 | | • Errors: | | | | | | | Product Version: | ISE 14.4 | ISE 14.4 | | Warnings: | | | | | | | Design Goal: | Balance | Balanced | | Routing Results: | | | | | | | Design Strategy: | Xilnx De | Xilinx Default (unlocked) | | Timing Constraints: | | | | | | | Environment: | System | System Settings | | Final Timing Score: | | | | | | | Logic Utilization | | | | | | | | | _ | | | De | evice Utili | zation Summary (e | stimated va | alues) | | | | E | | | | | | Available | | | Utilization | | | | | | Used | | Available | | AEEE | Utilization | | 09/ | | Number of Slices | | Used | 1 | | : | 4656 | Utilization | | | | Number of Slices<br>Number of 4 input LUTs | | Used | 2 | | | 9312 | Utilization | | 0% | | Number of Slices | | Used | | | | | Utilization | | | | Number of Slices<br>Number of 4 input LUTs | | Used | 2 | | | 9312 | Utilization | | 09 | | Number of Slices<br>Number of 4 input LUTs | State | | 2 | | Errors | 9312 | Utilization Inings | Infos | 0% | | Number of Sices Number of 4 input LUTs Number of bonded IO8s | | 15 | 2<br>6<br>Detailed Report | s | | 9312 | | Infos | 0% | Fig5.5 synthesisreportofproposedCMA | | | | CPA_4bit Pro | ject Statu | s | | | | |---------------------------------|----------|-----------------------------------------|-----------------------------------|---------------------|---------------------|-------------|-------|----| | Project File: | multiple | multipler.xise | | | ors: | No Errors | | | | Module Name: | CPA_4 | CPA_4bit | | | tation State: | Synthesized | | | | Target Device: | xc3s50 | xc3s500e-5fg320<br>ISE 14.4<br>Balanced | | | ors: | | | | | Product Version: | ISE 14. | | | | rnings: | | | | | Design Goal: | Balance | | | | uting Results: | | | | | Design Strategy: | Xilinx D | Xilnx Default (unlocked) | | | Timing Constraints: | | | | | Environment: | System | System Settings | | Final Timing Score: | | | | | | Logic Utilization | | Used | | Available | | Utilization | 1 | | | Logic Utilization | | Used | | Available | | Utilization | 1 | | | Number of Slices | | | 4 | | | 4656 | | 09 | | Number of 4 input LUTs | | | 8 | | | 9312 | | 09 | | Number of bonded IOBs | | | 14 | | | 232 | | 69 | | | | | | | | | | | | | | | Detailed Report | s | | | | E- | | | | | | | | | | | | Report Name | Stat | us | Generated | | Errors | Warnings | Infos | | | Report Name<br>Synthesis Report | Stat | | Generated<br>Mon Nov 5 16:31:55 2 | 018 | Errors | Warnings | Infos | | ### V. CONCLUSION AND FUTURE SCOPEThe Wallace tree multiplier and the previously proposed accuracy-scalable multiplier both use a lot of power, and this study suggests an approximation multiplier that may be adjusted for accuracy. The ratio of reduction depends on the accuracy desired. A last disadvantage of the suggested multiplier is that it occupies a lesser physical space than the existing multipliers. ATC and CMA ideas, which were carefully modified, were borrowed to achieve the lower power and smaller size. The simple circuit of the fundamental OR gates is used to construct the compensation vector at the cost of precision. Applications that emphasize power and area over accuracy and suffer from fluctuations under operating conditions, such as IoT devices, may benefit from this precision-configurable approximate multiplier. #### VI. **REFERENCES** [1]JApproximate Computing: An Emerging Paradigm for Energy-Efficient Design, Han and M. Orshansky, 18th European Test Symposium, 2013. In the 28th International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, Z. Yang, J. Han, and F. Lombardi, "Approximate Compressors for Error-Resilient Multiplier Design," [2]35th International Conference on Computer Design, 2017, "Low-Power and High-Speed Approximate Multiplier Design using a Tree Compressor," T. Yang, T. Ukezono and T. Sato [3]In a paper presented at the 18th Design, Automation & Test in Europe, C. Liu and J. Han describe a "Low-Power, High-Performance Approximate Multiplier with Configurable Partial Error Recovery." [4] 2014. [5]Design of Low-PowerHigh-SpeedAccuracy-Controllable Approximate Multipliers," 23rd Asia and South Pacific Design Automation Conference, 2018. T. Yang, T. Ukezono, and T. Sato. [6][6] "ApproxIt: An Approximate Computing Framework for Iterative Methods," 51stDesign Automation Conference, 2014, Q. Zhang, Y. Feng, Y. Rong, and X. Qiang. [7]Approximate computing can be pushed to the limit by fault tolerance, according to H.-J. Wunderlich, C. Braun, and A. Scholl, "Pushing the Limits: How Fault Tolerance Extends the Scope of Approximate Computing." [8]"FreePDK45 Open Cell Library" by NanGate Inc., http://www.nangate. This date is [Feb. 7, 2017]. [9]9 A. Momeni, J. Han, P. Montuschi, and F. Lombardi, "Design and Analysis of Approximate Compressors for Multiplication," IEEE Transactions on Computers 64, No. 4, 2015. [10]Energy-Aware Probabilistic Multiplier: Design and Analysis.